SYSIO_B0_0_ODD Tile Documentation

Tile Bels

NameType
PIOA SEIO33_CORE
PIOB SEIO33_CORE

Config Bitmap

 
 
 
 
S
S
 
O
O
S
S
 
 
 
 
 
 
L
 
 
 
 
R
R
 
 
 
 
 
 
C
C
C
C
 
I
 
L
L
L
 
S
G
R
O
 
 
 
S
S
 
O
O
 
 
 
 
 
 
 
 
M
S
S
 
 
 
 
 
R
R
 
 
 
 
 
 
C
C
C
C
 
I
 
L
L
L
 
 
 
 
 
 
 
 
 
 
 
 
M
R
T
O
 
 
 
L
 
S
G
 
1
1
1
1
1
O
T
3
3
T
D
3
3
3
3
3
1
P
1
P
P
G
S
S
S
S
 
L
 
C
T
T
T
T
S
 
 
 
 
 
 
S
T
T
T
T
C
 
L
 
S
S
S
S
G
P
P
1
P
1
3
3
3
3
3
D
T
3
3
T
O
1
1
1
1
1
1
1
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

Configuration Enums

Configuration enum PIOA.BASE_TYPE

Value F19B1 F35B1 F36B1 F37B1 F38B1 F47B1 F48B1 F49B1 F50B1 F60B1 F62B1 F64B1 F66B1 F69B1 F71B1 F73B1 F74B1 F82B1 F101B0
BIDIR_LVCMOS12 - - - - - 1 1 - - - - - 1 1 1 - - 1 -
BIDIR_LVCMOS15 - - - - - 1 1 - - - 1 1 1 1 - - - 1 -
BIDIR_LVCMOS18 - - - - - 1 1 - - - - 1 1 1 - - - 1 -
BIDIR_LVCMOS25 - - - - - 1 1 - - - - - 1 1 - 1 - - -
BIDIR_LVCMOS33 - - - - - 1 1 - - - - - 1 1 - - - - -
INPUT_LVCMOS10 - - - - - 1 1 - - - - - 1 1 1 - 1 1 -
INPUT_LVCMOS12 - - - - - - - 1 - - - - - - 1 - - 1 -
INPUT_LVCMOS15 - - - - - - - 1 - - 1 1 - - - - - 1 -
INPUT_LVCMOS18 - - - - - - - 1 - - - 1 - - - - - 1 -
INPUT_LVCMOS25 - - - - - - - 1 - - - - - - - 1 - - -
INPUT_LVCMOS33 - - - - - - - 1 - - - - - - - - - - -
NONE - - - - - - - - - - - - - 1 - - - - -
OUTPUT_LVCMOS12 - - - - - 1 1 1 1 1 - - 1 1 - - - 1 -
OUTPUT_LVCMOS15 - - - - - 1 1 1 1 1 - - 1 1 - - - 1 -
OUTPUT_LVCMOS18 - - - - - 1 1 1 1 1 - - 1 1 - - - 1 -
OUTPUT_LVCMOS25 - - - - - 1 1 1 1 1 - - 1 1 - - - 1 -
OUTPUT_LVCMOS25D 1 1 1 1 1 1 1 1 1 1 - - 1 1 - - - 1 1
OUTPUT_LVCMOS33 - - - - - 1 1 1 1 1 - - 1 1 - - - 1 -
OUTPUT_LVCMOS33D 1 1 1 1 1 1 1 1 1 1 - - 1 1 - - - 1 1

Configuration enum PIOA.CLAMP

Value F51B1
OFF 0
ON 1

Configuration enum PIOA.DFTDO2DI

Value F70B1
DISABLED -
ENABLED 1

Configuration enum PIOA.DRIVE_1V2

Value F65B1 F66B1 F67B1 F68B1 F69B1
12 1 1 1 0 1
2 1 0 1 0 0
4 0 1 0 1 0
8 0 1 0 0 1

Configuration enum PIOA.DRIVE_1V5

Value F65B1 F66B1 F67B1 F68B1 F69B1
12 1 1 1 0 1
2 1 0 1 0 0
4 0 1 0 1 0
8 0 1 0 0 1

Configuration enum PIOA.DRIVE_1V8

Value F65B1 F66B1 F67B1 F68B1 F69B1
2 1 0 1 0 0
4 0 1 0 1 0
50RS 0 1 0 0 1
8 0 1 0 0 1

Configuration enum PIOA.DRIVE_2V5

Value F65B1 F66B1 F67B1 F68B1 F69B1
10 0 0 0 1 1
2 1 0 1 0 0
4 0 1 0 1 0
50RS 0 1 0 0 1
8 0 1 0 0 1

Configuration enum PIOA.DRIVE_3V3

Value F65B1 F66B1 F67B1 F68B1 F69B1
12 1 1 1 0 1
2 1 0 1 0 0
4 0 1 0 1 0
50RS 1 0 0 0 0
8 0 1 0 0 1

Configuration enum PIOA.GLITCHFILTER

Value F59B1
OFF 1
ON -

Configuration enum PIOA.HYSTERESIS_1V5

Value F62B1 F64B1 F82B1
OFF 0 0 0
ON 1 1 1

Configuration enum PIOA.HYSTERESIS_1V8

Value F64B1 F82B1
OFF 0 0
ON 1 1

Configuration enum PIOA.HYSTERESIS_2V5

Value F73B1
OFF 0
ON 1

Configuration enum PIOA.LOOPBKCD2AB

Value F53B1
DISABLED -
ENABLED 1

Configuration enum PIOA.OPENDRAIN

Value F75B1
OFF -
ON 1

Configuration enum PIOA.PULLMODE

Value F60B1 F61B1 F63B1
DOWN 0 0 0
I3C 1 1 1
KEEPER 0 1 0
NONE 1 0 0
UP 1 1 0

Configuration enum PIOA.SLEEPHIGHLEAKAGE

Value F46B1
DISABLED -
ENABLED 1

Configuration enum PIOA.SLEWRATE

Value F55B1 F56B1 F57B1 F58B1
FAST 1 1 1 1
MED - - - 1
SLOW - - - -

Configuration enum PIOA.TERMINATION_1V2

Value F76B1 F77B1 F78B1 F79B1
40 1 - - -
50 - 1 1 -
60 - 1 - -
75 - - 1 1
OFF - - - -

Configuration enum PIOA.TERMINATION_1V5

Value F76B1 F77B1 F78B1 F79B1 F80B1
40 1 - - 1 -
50 - 1 1 - 1
60 - 1 - - -
75 - - 1 1 -
OFF - - - - -

Configuration enum PIOA.TERMINATION_1V8

Value F76B1 F77B1 F78B1 F79B1 F80B1
150 - - 1 - -
40 1 - 1 - -
50 - 1 1 1 -
60 - 1 - 1 -
75 - - 1 1 1
OFF - - - - -

Configuration enum PIOA.TMUX

Value F50B1
INV 1
T -

Configuration enum PIOA.UNDERDRIVE_1V8

Value F62B1
OFF 0
ON 1

Configuration enum PIOA.UNDERDRIVE_3V3

Value F72B1 F73B1
OFF 0 0
ON 1 1

Configuration enum PIOB.BASE_TYPE

Value F11B1 F12B1 F14B1 F16B1 F19B1 F21B1 F23B1 F25B1 F35B1 F36B1 F37B1 F38B1 F81B1 F101B0
BIDIR_LVCMOS12 - - 1 1 1 - - - - - 1 1 1 -
BIDIR_LVCMOS15 - - - 1 1 1 1 - - - 1 1 1 -
BIDIR_LVCMOS18 - - - 1 1 1 - - - - 1 1 1 -
BIDIR_LVCMOS25 - 1 - 1 1 - - - - - 1 1 - -
BIDIR_LVCMOS33 - - - 1 1 - - - - - 1 1 - -
INPUT_LVCMOS10 1 - 1 1 1 - - - - - 1 1 1 -
INPUT_LVCMOS12 - - 1 - - - - - - 1 - - 1 -
INPUT_LVCMOS15 - - - - - 1 1 - - 1 - - 1 -
INPUT_LVCMOS18 - - - - - 1 - - - 1 - - 1 -
INPUT_LVCMOS25 - 1 - - - - - - - 1 - - - -
INPUT_LVCMOS33 - - - - - - - - - 1 - - - -
NONE - - - 1 - - - - - - - - - -
OUTPUT_LVCMOS12 - - - 1 1 - - 1 1 1 1 1 1 -
OUTPUT_LVCMOS15 - - - 1 1 - - 1 1 1 1 1 1 -
OUTPUT_LVCMOS18 - - - 1 1 - - 1 1 1 1 1 1 -
OUTPUT_LVCMOS25 - - - 1 1 - - 1 1 1 1 1 1 -
OUTPUT_LVCMOS25D - - - 1 1 - - 1 1 1 1 1 1 1
OUTPUT_LVCMOS33 - - - 1 1 - - 1 1 1 1 1 1 -
OUTPUT_LVCMOS33D - - - 1 1 - - 1 1 1 1 1 1 1

Configuration enum PIOB.CLAMP

Value F34B1
OFF 0
ON 1

Configuration enum PIOB.DFTDO2DI

Value F15B1
DISABLED -
ENABLED 1

Configuration enum PIOB.DRIVE_1V2

Value F16B1 F17B1 F18B1 F19B1 F20B1
12 1 0 1 1 1
2 0 0 1 0 1
4 0 1 0 1 0
8 1 0 0 1 0

Configuration enum PIOB.DRIVE_1V5

Value F16B1 F17B1 F18B1 F19B1 F20B1
12 1 0 1 1 1
2 0 0 1 0 1
4 0 1 0 1 0
8 1 0 0 1 0

Configuration enum PIOB.DRIVE_1V8

Value F16B1 F17B1 F18B1 F19B1 F20B1
2 0 0 1 0 1
4 0 1 0 1 0
50RS 1 0 0 1 0
8 1 0 0 1 0

Configuration enum PIOB.DRIVE_2V5

Value F16B1 F17B1 F18B1 F19B1 F20B1
10 1 1 0 0 0
2 0 0 1 0 1
4 0 1 0 1 0
50RS 1 0 0 1 0
8 1 0 0 1 0

Configuration enum PIOB.DRIVE_3V3

Value F16B1 F17B1 F18B1 F19B1 F20B1
12 1 0 1 1 1
2 0 0 1 0 1
4 0 1 0 1 0
50RS 0 0 0 0 1
8 1 0 0 1 0

Configuration enum PIOB.GLITCHFILTER

Value F26B1
OFF 1
ON -

Configuration enum PIOB.HYSTERESIS_1V5

Value F21B1 F23B1 F81B1
OFF 0 0 0
ON 1 1 1

Configuration enum PIOB.HYSTERESIS_1V8

Value F21B1 F81B1
OFF 0 0
ON 1 1

Configuration enum PIOB.HYSTERESIS_2V5

Value F12B1
OFF 0
ON 1

Configuration enum PIOB.LOOPBKCD2AB

Value F32B1
DISABLED -
ENABLED 1

Configuration enum PIOB.OPENDRAIN

Value F10B1
OFF -
ON 1

Configuration enum PIOB.PULLMODE

Value F22B1 F24B1 F25B1
DOWN 0 0 0
I3C 1 1 1
KEEPER 0 1 0
NONE 0 0 1
UP 0 1 1

Configuration enum PIOB.SLEEPHIGHLEAKAGE

Value F39B1
DISABLED -
ENABLED 1

Configuration enum PIOB.SLEWRATE

Value F27B1 F28B1 F29B1 F30B1
FAST 1 1 1 1
MED 1 - - -
SLOW - - - -

Configuration enum PIOB.TERMINATION_1V2

Value F6B1 F7B1 F8B1 F9B1
40 - - - 1
50 - 1 1 -
60 - - 1 -
75 1 1 - -
OFF - - - -

Configuration enum PIOB.TERMINATION_1V5

Value F5B1 F6B1 F7B1 F8B1 F9B1
40 - 1 - - 1
50 1 - 1 1 -
60 - - - 1 -
75 - 1 1 - -
OFF - - - - -

Configuration enum PIOB.TERMINATION_1V8

Value F5B1 F6B1 F7B1 F8B1 F9B1
150 - - 1 - -
40 - - 1 - 1
50 - 1 1 1 -
60 - 1 - 1 -
75 1 1 1 - -
OFF - - - - -

Configuration enum PIOB.TMUX

Value F35B1
INV 1
T -

Configuration enum PIOB.UNDERDRIVE_1V8

Value F13B1 F23B1
OFF 0 0
ON 1 1

Configuration enum PIOB.UNDERDRIVE_3V3

Value F12B1 F13B1
OFF 0 0
ON 1 1

Configuration enum SIOLOGICA.CEINMUX

Value F31B0 F32B0
1 - 1
CEIN 1 -
INV - -

Configuration enum SIOLOGICA.CEOUTMUX

Value F30B0 F33B0
1 - 1
CEOUT 1 -
INV - -

Configuration enum SIOLOGICA.GSR

Value F42B0
DISABLED 1
ENABLED -

Configuration enum SIOLOGICA.IDDRX1_ODDRX1.OUTPUT

Value F52B0
DISABLED -
ENABLED 1

Configuration enum SIOLOGICA.INMUX

Value F35B0
BYPASS -
DELAY 1

Configuration enum SIOLOGICA.INREG.REGSET

Value F43B0
RESET -
SET 1

Configuration enum SIOLOGICA.IREG_OREG.OUTPUT

Value F51B0
DISABLED -
ENABLED 1

Configuration enum SIOLOGICA.LSRINMUX

Value F37B0 F39B0
0 - -
INV - 1
LSRIN 1 1

Configuration enum SIOLOGICA.LSROUTMUX

Value F17B0 F38B0
0 - -
INV 1 -
LSROUT 1 1

Configuration enum SIOLOGICA.MODE

Value F61B0
IDDRX1_ODDRX1 1
IREG_OREG -
NONE -

Configuration enum SIOLOGICA.OUTMUX

Value F44B0
BYPASS -
DELAY 1

Configuration enum SIOLOGICA.OUTREG.REGSET

Value F23B0
RESET -
SET 1

Configuration enum SIOLOGICA.SCLKINMUX

Value F48B0 F49B0
0 - -
INV 1 1
SCLKIN - 1

Configuration enum SIOLOGICA.SCLKOUTMUX

Value F62B0 F63B0
0 - -
INV 1 1
SCLKOUT 1 -

Configuration enum SIOLOGICA.SRMODE

Value F41B0
ASYNC -
LSR_OVER_CE 1

Configuration enum SIOLOGICA.TSREG.REGSET

Value F22B0
RESET -
SET 1

Configuration enum SIOLOGICB.CEINMUX

Value F78B0 F79B0
1 - 1
CEIN 1 -
INV - -

Configuration enum SIOLOGICB.CEOUTMUX

Value F77B0 F80B0
1 - 1
CEOUT 1 -
INV - -

Configuration enum SIOLOGICB.GSR

Value F3B1
DISABLED 1
ENABLED -

Configuration enum SIOLOGICB.IDDRX1_ODDRX1.OUTPUT

Value F8B0
DISABLED -
ENABLED 1

Configuration enum SIOLOGICB.INMUX

Value F82B0
BYPASS -
DELAY 1

Configuration enum SIOLOGICB.INREG.REGSET

Value F100B0
RESET -
SET 1

Configuration enum SIOLOGICB.IREG_OREG.OUTPUT

Value F7B0
DISABLED -
ENABLED 1

Configuration enum SIOLOGICB.LSRINMUX

Value F84B0 F86B0
0 - -
INV - 1
LSRIN 1 1

Configuration enum SIOLOGICB.LSROUTMUX

Value F0B1 F85B0
0 - -
INV 1 -
LSROUT 1 1

Configuration enum SIOLOGICB.MODE

Value F99B0
IDDRX1_ODDRX1 1
IREG_OREG -
NONE -

Configuration enum SIOLOGICB.OUTMUX

Value F102B0
BYPASS -
DELAY 1

Configuration enum SIOLOGICB.OUTREG.REGSET

Value F70B0
RESET -
SET 1

Configuration enum SIOLOGICB.SCLKINMUX

Value F4B0 F5B0
0 - -
INV 1 1
SCLKIN - 1

Configuration enum SIOLOGICB.SCLKOUTMUX

Value F9B0 F10B0
0 - -
INV 1 1
SCLKOUT 1 -

Configuration enum SIOLOGICB.SRMODE

Value F2B1
ASYNC -
LSR_OVER_CE 1

Configuration enum SIOLOGICB.TSREG.REGSET

Value F69B0
RESET -
SET 1

Fixed Connections

SourceSink
S1:JCE0 JCEIN_SIOLOGIC_CORE_IBASE_PIC_A
S1:JCE1 JCEIN_SIOLOGIC_CORE_IBASE_PIC_B
S1:JCE0 JCEOUT_SIOLOGIC_CORE_IBASE_PIC_A
S1:JCE1 JCEOUT_SIOLOGIC_CORE_IBASE_PIC_B
JPADDI_SEIO33_CORE_IOA JDI_SIOLOGIC_CORE_IBASE_PIC_A
JPADDI_SEIO33_CORE_IOB JDI_SIOLOGIC_CORE_IBASE_PIC_B
JTXDATA0_SIOLOGIC_CORE_IBASE_PIC_A JDOUT_SIOLOGIC_CORE_IBASE_PIC_A
JTXDATA0_SIOLOGIC_CORE_IBASE_PIC_B JDOUT_SIOLOGIC_CORE_IBASE_PIC_B
S1:JCIBMUXOUTA2 JI3CRESEN_SEIO33_CORE_IOA
S1:JCIBMUXOUTA5 JI3CRESEN_SEIO33_CORE_IOB
S1:JCIBMUXOUTB2 JI3CWKPU_SEIO33_CORE_IOA
S1:JCIBMUXOUTB5 JI3CWKPU_SEIO33_CORE_IOB
JDI_SIOLOGIC_CORE_IBASE_PIC_A JINDD_SIOLOGIC_CORE_IBASE_PIC_A
JDI_SIOLOGIC_CORE_IBASE_PIC_B JINDD_SIOLOGIC_CORE_IBASE_PIC_B
S1:JLSR0 JLSRIN_SIOLOGIC_CORE_IBASE_PIC_A
S1:JLSR1 JLSRIN_SIOLOGIC_CORE_IBASE_PIC_B
S1:JLSR0 JLSROUT_SIOLOGIC_CORE_IBASE_PIC_A
S1:JLSR1 JLSROUT_SIOLOGIC_CORE_IBASE_PIC_B
JDOUT_SIOLOGIC_CORE_IBASE_PIC_A JPADDO_SEIO33_CORE_IOA
S1:JCIBMUXOUTA0 JPADDO_SEIO33_CORE_IOA
JDOUT_SIOLOGIC_CORE_IBASE_PIC_B JPADDO_SEIO33_CORE_IOB
S1:JCIBMUXOUTB4 JPADDO_SEIO33_CORE_IOB
JTOUT_SIOLOGIC_CORE_IBASE_PIC_A JPADDT_SEIO33_CORE_IOA
S1:JCIBMUXOUTB1 JPADDT_SEIO33_CORE_IOA
JTOUT_SIOLOGIC_CORE_IBASE_PIC_B JPADDT_SEIO33_CORE_IOB
S1:JCIBMUXOUTC0 JPADDT_SEIO33_CORE_IOB
S1:JCLK0 JSCLKIN_SIOLOGIC_CORE_IBASE_PIC_A
S1:JCLK1 JSCLKIN_SIOLOGIC_CORE_IBASE_PIC_B
S1:JCLK0 JSCLKOUT_SIOLOGIC_CORE_IBASE_PIC_A
S1:JCLK1 JSCLKOUT_SIOLOGIC_CORE_IBASE_PIC_B
JTSDATA0_SIOLOGIC_CORE_IBASE_PIC_A JTOUT_SIOLOGIC_CORE_IBASE_PIC_A
JTSDATA0_SIOLOGIC_CORE_IBASE_PIC_B JTOUT_SIOLOGIC_CORE_IBASE_PIC_B
S1:JCIBMUXOUTB1 JTSDATA0_SIOLOGIC_CORE_IBASE_PIC_A
S1:JCIBMUXOUTC0 JTSDATA0_SIOLOGIC_CORE_IBASE_PIC_B
S1:JCIBMUXOUTA0 JTXDATA0_SIOLOGIC_CORE_IBASE_PIC_A
S1:JCIBMUXOUTB4 JTXDATA0_SIOLOGIC_CORE_IBASE_PIC_B
S1:JCIBMUXOUTB0 JTXDATA1_SIOLOGIC_CORE_IBASE_PIC_A
S1:JCIBMUXOUTD0 JTXDATA1_SIOLOGIC_CORE_IBASE_PIC_B
JRXDATA0_SIOLOGIC_CORE_IBASE_PIC_A S1:JF0
JRXDATA1_SIOLOGIC_CORE_IBASE_PIC_A S1:JF1
JINFF_SIOLOGIC_CORE_IBASE_PIC_A S1:JF4
JINDD_SIOLOGIC_CORE_IBASE_PIC_A S1:JF5
JPADDI_SEIO33_CORE_IOA S1:JF5
JRXDATA0_SIOLOGIC_CORE_IBASE_PIC_B S1:JQ0
JRXDATA1_SIOLOGIC_CORE_IBASE_PIC_B S1:JQ1
JINFF_SIOLOGIC_CORE_IBASE_PIC_B S1:JQ4
JINDD_SIOLOGIC_CORE_IBASE_PIC_B S1:JQ5
JPADDI_SEIO33_CORE_IOB S1:JQ5