PLC/SLICEC_RAMW (RAMW) Bel Documentation

Bel Pins

PinWire
A0 JA0_SLICECbuffered to WADO3
A1 JA1_SLICECbuffered to WDO2
B0 JB0_SLICECbuffered to WADO1
B1 JB1_SLICECbuffered to WDO3
C0 JC0_SLICECbuffered to WADO2
C1 JC1_SLICECbuffered to WDO1
D0 JD0_SLICECbuffered to WADO0
D1 JD1_SLICECbuffered to WDO0
CLK JCLK_SLICECbuffered to WCKO
LSR JLSR_SLICECbuffered to WREO
WADO0 JWADO0_SLICECLUTRAM write address 0 (to SLICEA/B)
WADO1 JWADO1_SLICECLUTRAM write address 1 (to SLICEA/B)
WADO2 JWADO2_SLICECLUTRAM write address 2 (to SLICEA/B)
WADO3 JWADO3_SLICECLUTRAM write address 3 (to SLICEA/B)
WCKO JWCKO_SLICECLUTRAM write clock (to SLICEA/B)
WREO JWREO_SLICECLUTRAM write enable (to SLICEA/B)
WDO0 JWDO0_SLICECLUTRAM write data 0 (to SLICEA)
WDO1 JWDO1_SLICECLUTRAM write data 1 (to SLICEA)
WDO2 JWDO2_SLICECLUTRAM write data 2 (to SLICEB)
WDO3 JWDO3_SLICECLUTRAM write data 3 (to SLICEB)