RMID Tile Documentation

Config Bitmap

 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
R
R
R
R
R
R
R
R
R
R
R
R
R
 
 
 
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
 
 
 
 
 
 
 
 
 
 
 
 
 
R
R
R
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

Routing Muxes

Mux driving G:JHPFW0_RMID_CORE_RMIDMUX

Source F9B2 F10B2 F11B2 F12B2
G:JPCLKCIBR4_RMID_CORE_RMIDMUX 0 0 1 0
G:JLRCLKOS3_RMID_CORE_RMIDMUX 0 0 1 1
G:JOSCLF_RMID_CORE_RMIDMUX 0 1 0 1
G:JPCLKCIBR0_RMID_CORE_RMIDMUX 0 1 1 0
G:JLRCLKOS_RMID_CORE_RMIDMUX 0 1 1 1
G:JPCLKT22_RMID_CORE_RMIDMUX 1 0 1 0
G:JURCLKOS_RMID_CORE_RMIDMUX 1 0 1 1
G:JPCLKT11_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOP_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW10_RMID_CORE_RMIDMUX

Source F1B4 F2B4 F3B4 F4B4
G:JPCLKCIBR8_RMID_CORE_RMIDMUX 0 0 1 0
G:JLRCLKOS_RMID_CORE_RMIDMUX 0 0 1 1
G:JOSCLF_RMID_CORE_RMIDMUX 0 1 0 1
G:JPCLKCIBR1_RMID_CORE_RMIDMUX 0 1 1 0
G:JLRCLKOP_RMID_CORE_RMIDMUX 0 1 1 1
G:JPCLKT21_RMID_CORE_RMIDMUX 1 0 1 0
G:JURCLKOS2_RMID_CORE_RMIDMUX 1 0 1 1
G:JPCLKT10_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOP_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW11_RMID_CORE_RMIDMUX

Source F0B4 F13B5 F14B5 F15B5
G:JPCLKCIBR7_RMID_CORE_RMIDMUX 0 0 0 1
G:JPCLKCIBR3_RMID_CORE_RMIDMUX 0 0 1 1
G:JPCLKT21_RMID_CORE_RMIDMUX 0 1 0 1
G:JPCLKT11_RMID_CORE_RMIDMUX 0 1 1 1
G:JLRCLKOS3_RMID_CORE_RMIDMUX 1 0 0 1
G:JOSCHF_RMID_CORE_RMIDMUX 1 0 1 0
G:JLRCLKOS_RMID_CORE_RMIDMUX 1 0 1 1
G:JURCLKOS5_RMID_CORE_RMIDMUX 1 1 0 1
G:JURCLKOS4_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW1_RMID_CORE_RMIDMUX

Source F5B2 F6B2 F7B2 F8B2
G:JPCLKCIBR5_RMID_CORE_RMIDMUX 0 0 1 0
G:JLRCLKOS4_RMID_CORE_RMIDMUX 0 0 1 1
G:JOSCHF_RMID_CORE_RMIDMUX 0 1 0 1
G:JPCLKCIBR1_RMID_CORE_RMIDMUX 0 1 1 0
G:JLRCLKOP_RMID_CORE_RMIDMUX 0 1 1 1
G:JPCLKT12_RMID_CORE_RMIDMUX 1 0 1 0
G:JURCLKOS4_RMID_CORE_RMIDMUX 1 0 1 1
G:JPCLKT10_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOS_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW2_RMID_CORE_RMIDMUX

Source F1B2 F2B2 F3B2 F4B2
G:JPCLKCIBR6_RMID_CORE_RMIDMUX 0 0 1 0
G:JLRCLKOS4_RMID_CORE_RMIDMUX 0 0 1 1
G:JPCLKCIBR2_RMID_CORE_RMIDMUX 0 1 1 0
G:JLRCLKOS_RMID_CORE_RMIDMUX 0 1 1 1
G:JPCLKT20_RMID_CORE_RMIDMUX 1 0 1 0
G:JURCLKOS3_RMID_CORE_RMIDMUX 1 0 1 1
G:JPCLKCIBR8_RMID_CORE_RMIDMUX 1 1 0 1
G:JPCLKT10_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOS2_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW3_RMID_CORE_RMIDMUX

Source F0B2 F13B3 F14B3 F15B3
G:JPCLKCIBR7_RMID_CORE_RMIDMUX 0 0 0 1
G:JPCLKCIBR3_RMID_CORE_RMIDMUX 0 0 1 1
G:JPCLKT21_RMID_CORE_RMIDMUX 0 1 0 1
G:JPCLKT20_RMID_CORE_RMIDMUX 0 1 1 1
G:JLRCLKOS5_RMID_CORE_RMIDMUX 1 0 0 1
G:JOSCHF_RMID_CORE_RMIDMUX 1 0 1 0
G:JLRCLKOS3_RMID_CORE_RMIDMUX 1 0 1 1
G:JURCLKOS5_RMID_CORE_RMIDMUX 1 1 0 1
G:JURCLKOS4_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW4_RMID_CORE_RMIDMUX

Source F9B3 F10B3 F11B3 F12B3
G:JPCLKCIBR6_RMID_CORE_RMIDMUX 0 0 1 0
G:JLRCLKOS4_RMID_CORE_RMIDMUX 0 0 1 1
G:JPCLKCIBR4_RMID_CORE_RMIDMUX 0 1 1 0
G:JLRCLKOS2_RMID_CORE_RMIDMUX 0 1 1 1
G:JPCLKT22_RMID_CORE_RMIDMUX 1 0 1 0
G:JURCLKOS2_RMID_CORE_RMIDMUX 1 0 1 1
G:JPCLKCIBR8_RMID_CORE_RMIDMUX 1 1 0 1
G:JPCLKT11_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOS_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW5_RMID_CORE_RMIDMUX

Source F5B3 F6B3 F7B3 F8B3
G:JPCLKCIBR7_RMID_CORE_RMIDMUX 0 0 1 0
G:JLRCLKOS3_RMID_CORE_RMIDMUX 0 0 1 1
G:JOSCLF_RMID_CORE_RMIDMUX 0 1 0 1
G:JPCLKCIBR2_RMID_CORE_RMIDMUX 0 1 1 0
G:JLRCLKOP_RMID_CORE_RMIDMUX 0 1 1 1
G:JPCLKT21_RMID_CORE_RMIDMUX 1 0 1 0
G:JURCLKOS2_RMID_CORE_RMIDMUX 1 0 1 1
G:JPCLKT10_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOP_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW6_RMID_CORE_RMIDMUX

Source F1B3 F2B3 F3B3 F4B3
G:JPCLKCIBR5_RMID_CORE_RMIDMUX 0 0 1 0
G:JLRCLKOS5_RMID_CORE_RMIDMUX 0 0 1 1
G:JPCLKCIBR3_RMID_CORE_RMIDMUX 0 1 1 0
G:JLRCLKOS2_RMID_CORE_RMIDMUX 0 1 1 1
G:JPCLKT22_RMID_CORE_RMIDMUX 1 0 1 0
G:JURCLKOS5_RMID_CORE_RMIDMUX 1 0 1 1
G:JPCLKCIBR8_RMID_CORE_RMIDMUX 1 1 0 1
G:JPCLKT20_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOS3_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW7_RMID_CORE_RMIDMUX

Source F0B3 F13B4 F14B4 F15B4
G:JPCLKCIBR2_RMID_CORE_RMIDMUX 0 0 0 1
G:JPCLKCIBR0_RMID_CORE_RMIDMUX 0 0 1 1
G:JPCLKT12_RMID_CORE_RMIDMUX 0 1 0 1
G:JPCLKT11_RMID_CORE_RMIDMUX 0 1 1 1
G:JLRCLKOS5_RMID_CORE_RMIDMUX 1 0 0 1
G:JLRCLKOP_RMID_CORE_RMIDMUX 1 0 1 1
G:JURCLKOS3_RMID_CORE_RMIDMUX 1 1 0 1
G:JPCLKCIBR5_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOP_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW8_RMID_CORE_RMIDMUX

Source F9B4 F10B4 F11B4 F12B4
G:JPCLKCIBR4_RMID_CORE_RMIDMUX 0 0 1 0
G:JLRCLKOS4_RMID_CORE_RMIDMUX 0 0 1 1
G:JOSCHF_RMID_CORE_RMIDMUX 0 1 0 1
G:JPCLKCIBR0_RMID_CORE_RMIDMUX 0 1 1 0
G:JLRCLKOS2_RMID_CORE_RMIDMUX 0 1 1 1
G:JPCLKT20_RMID_CORE_RMIDMUX 1 0 1 0
G:JURCLKOS4_RMID_CORE_RMIDMUX 1 0 1 1
G:JPCLKT12_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOS_RMID_CORE_RMIDMUX 1 1 1 1

Mux driving G:JHPFW9_RMID_CORE_RMIDMUX

Source F5B4 F6B4 F7B4 F8B4
G:JPCLKCIBR6_RMID_CORE_RMIDMUX 0 0 1 0
G:JLRCLKOS5_RMID_CORE_RMIDMUX 0 0 1 1
G:JOSCLF_RMID_CORE_RMIDMUX 0 1 0 1
G:JPCLKCIBR1_RMID_CORE_RMIDMUX 0 1 1 0
G:JLRCLKOS2_RMID_CORE_RMIDMUX 0 1 1 1
G:JPCLKT22_RMID_CORE_RMIDMUX 1 0 1 0
G:JURCLKOS5_RMID_CORE_RMIDMUX 1 0 1 1
G:JPCLKT12_RMID_CORE_RMIDMUX 1 1 1 0
G:JURCLKOS3_RMID_CORE_RMIDMUX 1 1 1 1

Fixed Connections

SourceSink
W1:JCLKO_DCC_DCC0 G:JHPFW0_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC0 G:JHPFW0_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC0 G:JHPFW0_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC0 G:JHPFW0_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC0 G:JHPFW0_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC0 G:JHPFW0_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC0 G:JHPFW0_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC0 G:JHPFW0_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC10 G:JHPFW10_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC10 G:JHPFW10_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC10 G:JHPFW10_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC10 G:JHPFW10_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC10 G:JHPFW10_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC10 G:JHPFW10_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC10 G:JHPFW10_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC10 G:JHPFW10_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC11 G:JHPFW11_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC11 G:JHPFW11_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC11 G:JHPFW11_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC11 G:JHPFW11_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC11 G:JHPFW11_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC11 G:JHPFW11_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC11 G:JHPFW11_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC11 G:JHPFW11_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC1 G:JHPFW1_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC1 G:JHPFW1_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC1 G:JHPFW1_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC1 G:JHPFW1_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC1 G:JHPFW1_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC1 G:JHPFW1_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC1 G:JHPFW1_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC1 G:JHPFW1_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC2 G:JHPFW2_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC2 G:JHPFW2_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC2 G:JHPFW2_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC2 G:JHPFW2_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC2 G:JHPFW2_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC2 G:JHPFW2_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC2 G:JHPFW2_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC2 G:JHPFW2_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC3 G:JHPFW3_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC3 G:JHPFW3_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC3 G:JHPFW3_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC3 G:JHPFW3_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC3 G:JHPFW3_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC3 G:JHPFW3_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC3 G:JHPFW3_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC3 G:JHPFW3_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC4 G:JHPFW4_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC4 G:JHPFW4_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC4 G:JHPFW4_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC4 G:JHPFW4_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC4 G:JHPFW4_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC4 G:JHPFW4_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC4 G:JHPFW4_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC4 G:JHPFW4_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC5 G:JHPFW5_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC5 G:JHPFW5_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC5 G:JHPFW5_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC5 G:JHPFW5_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC5 G:JHPFW5_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC5 G:JHPFW5_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC5 G:JHPFW5_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC5 G:JHPFW5_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC6 G:JHPFW6_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC6 G:JHPFW6_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC6 G:JHPFW6_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC6 G:JHPFW6_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC6 G:JHPFW6_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC6 G:JHPFW6_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC6 G:JHPFW6_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC6 G:JHPFW6_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC7 G:JHPFW7_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC7 G:JHPFW7_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC7 G:JHPFW7_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC7 G:JHPFW7_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC7 G:JHPFW7_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC7 G:JHPFW7_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC7 G:JHPFW7_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC7 G:JHPFW7_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC8 G:JHPFW8_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC8 G:JHPFW8_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC8 G:JHPFW8_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC8 G:JHPFW8_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC8 G:JHPFW8_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC8 G:JHPFW8_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC8 G:JHPFW8_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC8 G:JHPFW8_DCSMUX_CORE_DCSMUX3
W1:JCLKO_DCC_DCC9 G:JHPFW9_CMUX_CORE_CMUX0
W1:JCLKO_DCC_DCC9 G:JHPFW9_CMUX_CORE_CMUX1
W1:JCLKO_DCC_DCC9 G:JHPFW9_CMUX_CORE_CMUX2
W1:JCLKO_DCC_DCC9 G:JHPFW9_CMUX_CORE_CMUX3
W1:JCLKO_DCC_DCC9 G:JHPFW9_DCSMUX_CORE_DCSMUX0
W1:JCLKO_DCC_DCC9 G:JHPFW9_DCSMUX_CORE_DCSMUX1
W1:JCLKO_DCC_DCC9 G:JHPFW9_DCSMUX_CORE_DCSMUX2
W1:JCLKO_DCC_DCC9 G:JHPFW9_DCSMUX_CORE_DCSMUX3
N2W1:JCIBMUXOUTD7 G:JPCLKCIBR0_RMID_CORE_RMIDMUX
N1W1:JCIBMUXOUTC7 G:JPCLKCIBR1_RMID_CORE_RMIDMUX
S1W1:JCIBMUXOUTC7 G:JPCLKCIBR2_RMID_CORE_RMIDMUX
S2W1:JCIBMUXOUTC7 G:JPCLKCIBR3_RMID_CORE_RMIDMUX
N18W13:JCIBMUXOUTD7 G:JPCLKCIBR4_RMID_CORE_RMIDMUX
N9W13:JCIBMUXOUTD7 G:JPCLKCIBR5_RMID_CORE_RMIDMUX
S9W13:JCIBMUXOUTD7 G:JPCLKCIBR6_RMID_CORE_RMIDMUX
S18W13:JCIBMUXOUTD7 G:JPCLKCIBR7_RMID_CORE_RMIDMUX
N9W13:JCIBMUXOUTD6 G:JPCLKCIBR8_RMID_CORE_RMIDMUX
N1W1:JCLKOUT_DLLDEL_CORE_I0 G:JPCLKT10_RMID_CORE_RMIDMUX
N8:JINCK_SIOLOGIC_CORE_IBASE_PIC_A G:JPCLKT11_RMID_CORE_RMIDMUX
N8:JPADDI_SEIO33_CORE_IOA G:JPCLKT11_RMID_CORE_RMIDMUX
N9:JINCK_SIOLOGIC_CORE_IBASE_PIC_A G:JPCLKT12_RMID_CORE_RMIDMUX
N9:JPADDI_SEIO33_CORE_IOA G:JPCLKT12_RMID_CORE_RMIDMUX
S2W1:JCLKOUT_DLLDEL_CORE_I0 G:JPCLKT20_RMID_CORE_RMIDMUX
S7:JINCK_SIOLOGIC_CORE_IBASE_PIC_A G:JPCLKT21_RMID_CORE_RMIDMUX
S7:JPADDI_SEIO33_CORE_IOA G:JPCLKT21_RMID_CORE_RMIDMUX
S9:JINCK_SIOLOGIC_CORE_IBASE_PIC_A G:JPCLKT22_RMID_CORE_RMIDMUX
S9:JPADDI_SEIO33_CORE_IOA G:JPCLKT22_RMID_CORE_RMIDMUX
W1:JCIBMUXOUTA0 G:JTESTINP0_RMID_CORE_RMIDMUX
W1:JCIBMUXOUTA1 G:JTESTINP1_RMID_CORE_RMIDMUX
W1:JCIBMUXOUTA2 G:JTESTINP2_RMID_CORE_RMIDMUX
W1:JCIBMUXOUTA3 G:JTESTINP3_RMID_CORE_RMIDMUX
W1:JCIBMUXOUTB0 W1:JCE_DCC_DCC0
W1:JCIBMUXOUTB1 W1:JCE_DCC_DCC1
W1:JCIBMUXOUTD5 W1:JCE_DCC_DCC10
W1:JCIBMUXOUTD6 W1:JCE_DCC_DCC11
W1:JCIBMUXOUTB2 W1:JCE_DCC_DCC2
W1:JCIBMUXOUTB3 W1:JCE_DCC_DCC3
W1:JCIBMUXOUTB4 W1:JCE_DCC_DCC4
W1:JCIBMUXOUTB5 W1:JCE_DCC_DCC5
W1:JCIBMUXOUTB6 W1:JCE_DCC_DCC6
W1:JCIBMUXOUTB7 W1:JCE_DCC_DCC7
W1:JCIBMUXOUTD3 W1:JCE_DCC_DCC8
W1:JCIBMUXOUTD4 W1:JCE_DCC_DCC9
G:JHPFW0_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC0
G:JHPFW1_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC1
G:JHPFW10_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC10
G:JHPFW11_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC11
G:JHPFW2_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC2
G:JHPFW3_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC3
G:JHPFW4_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC4
G:JHPFW5_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC5
G:JHPFW6_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC6
G:JHPFW7_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC7
G:JHPFW8_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC8
G:JHPFW9_RMID_CORE_RMIDMUX W1:JCLKI_DCC_DCC9
W1:JCLKI_DCC_DCC0 W1:JCLKO_DCC_DCC0
W1:JCLKI_DCC_DCC1 W1:JCLKO_DCC_DCC1
W1:JCLKI_DCC_DCC10 W1:JCLKO_DCC_DCC10
W1:JCLKI_DCC_DCC11 W1:JCLKO_DCC_DCC11
W1:JCLKI_DCC_DCC2 W1:JCLKO_DCC_DCC2
W1:JCLKI_DCC_DCC3 W1:JCLKO_DCC_DCC3
W1:JCLKI_DCC_DCC4 W1:JCLKO_DCC_DCC4
W1:JCLKI_DCC_DCC5 W1:JCLKO_DCC_DCC5
W1:JCLKI_DCC_DCC6 W1:JCLKO_DCC_DCC6
W1:JCLKI_DCC_DCC7 W1:JCLKO_DCC_DCC7
W1:JCLKI_DCC_DCC8 W1:JCLKO_DCC_DCC8
W1:JCLKI_DCC_DCC9 W1:JCLKO_DCC_DCC9