OXIDE_COMB bels are half the combinational part of a SLICE. They implement a LUT4 and some surrounding logic. They can be used as a LUT4; LUT4 with carry (½CCU2); LUT4 with MUX2 ("0" half bels only). Bels in SLICEA and SLICEB can also be used as a 16-bit distributed RAM.
| Pin | Wire | ||
|---|---|---|---|
| A | ← | JA1_SLICEA | LUT A input | 
| B | ← | JB1_SLICEA | LUT B input | 
| C | ← | JC1_SLICEA | LUT C input | 
| D | ← | JD1_SLICEA | LUT D input | 
| FCI | ← | JINT_CARRY_SLICEA | CCU2 fast carry input | 
| F | → | JF1_SLICEA | LUT/sum output | 
| FCO | → | JFCO_SLICEA | CCU2 fast carry output | 
| WAD0 | ← | JWAD0_SLICEA | LUTRAM write address 0 (from RAMW) | 
| WAD1 | ← | JWAD1_SLICEA | LUTRAM write address 1 (from RAMW) | 
| WAD2 | ← | JWAD2_SLICEA | LUTRAM write address 2 (from RAMW) | 
| WAD3 | ← | JWAD3_SLICEA | LUTRAM write address 3 (from RAMW) | 
| WDI | ← | JWDI1_SLICEA | LUTRAM write data (from RAMW) | 
| WCK | ← | JWCK_SLICEA | LUTRAM write clock (from RAMW) | 
| WRE | ← | JWRE_SLICEA | LUTRAM write enable (from RAMW) |